INSTRUMENTS Data sheet acquired from Harris Semiconductor September 1997 # mark DEMO: Purchase from www.A-PDF.com to remove the watermark C194, **CD74HCT194** ## **High-Speed CMOS Logic** 4-Bit Bidirectional Universal Shift Register #### **Features** - · Four Operating Modes - Shift Right, Shift Left, Hold and Reset - Synchronous Parallel or Serial Operation - Typical $f_{MAX} = 60MHz$ at $V_{CC} = 5V$ , $C_L = 15pF$ , $T_{\Delta} = 25^{\circ}C$ - Asynchronous Master Reset - Fanout (Over Temperature Range) - Standard Outputs........... 10 LSTTL Loads - Bus Driver Outputs ........... 15 LSTTL Loads - Wide Operating Temperature Range . . . -55°C to 125°C - Balanced Propagation Delay and Transition Times - Significant Power Reduction Compared to LSTTL Logic ICs - HC Types - 2V to 6V Operation - High Noise Immunity: $N_{IL}$ = 30%, $N_{IH}$ = 30% of $V_{CC}$ - HCT Types - 4.5V to 5.5V Operation - Direct LSTTL Input Logic Compatibility, $V_{IL}$ = 0.8V (Max), $V_{IH}$ = 2V (Min) - CMOS Input Compatibility, $I_I \le 1\mu A$ at $V_{OL}$ , $V_{OH}$ #### Description The Harris CD74HC194 and CD74HCT194 are 4-bit shift registers with Asynchronous Master Reset (MR). In the parallel mode (S0 and S1 are high), data is loaded into the associated flip-flop and appears at the output after the positive transition of the clock input (CP). During parallel loading serial data flow is inhibited. Shift left and shift right are accomplished synchronously on the positive clock edge with serial data entered at the shift left (DSL) serial input for the shift right mode, and at the shift right (DSR) serial input for the shift left mode. Clearing the register is accomplished by a Low applied to the Master Reset ( $\overline{MR}$ ) pin. ### Ordering Information | PART NUMBER | TEMP. RANGE (°C) | PACKAGE | PKG.<br>NO. | |-------------|------------------|------------|-------------| | CD74HC194E | -55 to 125 | 16 Ld PDIP | E16.3 | | CD74HCT194E | -55 to 125 | 16 Ld PDIP | E16.3 | | CD74HC194M | -55 to 125 | 16 Ld SOIC | M16.15 | - 1. When ordering, use the entire part number. Add the suffix 96 to obtain the variant in the tape and reel. - 2. Die for this part number is available which meets all electrical specifications. Please contact your local sales office or Harris customer service for ordering information. #### **Pinout** CD74HC194, CD74HCT194 (PDIP, SOIC) **TOP VIEW** ### Functional Diagram #### **TRUTH TABLE** | OPERATING | | | | OUTPUT | | | | | | | | |-------------------|----|----|------------|------------|-----|-----|----------------|----------------|----------------|----------------|----------------| | MODE | СР | MR | S1 | S0 | DSR | DSL | D <sub>n</sub> | $Q_0$ | Q <sub>1</sub> | Q <sub>2</sub> | Q <sub>3</sub> | | Reset (Clear) | Х | L | Х | Х | Х | Х | Х | L | L | L | L | | Hold (Do Nothing) | Х | Н | I (Note 2) | I (Note 2) | Х | Х | Х | 90 | 91 | q <sub>2</sub> | q <sub>3</sub> | | Shift Left | 1 | Н | h | I (Note 2) | Х | I | Х | 91 | q <sub>2</sub> | q <sub>3</sub> | L | | | 1 | Н | h | I (Note 2) | Х | h | Х | 91 | q <sub>2</sub> | q <sub>3</sub> | Н | | Shift Right | 1 | Н | I (Note 2) | h | 1 | Х | Х | L | 90 | 91 | q <sub>2</sub> | | | 1 | Н | I (Note 2) | h | h | Х | Х | Н | 90 | 91 | q <sub>2</sub> | | Parallel Load | 1 | Н | h | h | Х | Х | d <sub>n</sub> | d <sub>0</sub> | d <sub>1</sub> | q <sub>2</sub> | d <sub>3</sub> | #### NOTES: - 1. H = High Voltage Level, - h = High Voltage Level One Set-up Time Prior To The Low to High Clock Transition, - L = Low Voltage Level, - I = Low Voltage Level One Set-up Time Prior to the Low to High Clock Transition, - $d_n$ ( $q_n$ ) = Lower Case Letters Indicate the State of the Referenced Input (or output) One Set-up Time Prior to the Low To High Clock Transition, - X = Don't Care, - ↑ = Transition from Low to High Level - 2. The High to Low transition of the S0 and S1 Inputs on the CD74HC194, CD74HCT194 should only take place while CP is High for Conventional Operation. #### **Absolute Maximum Ratings Thermal Information** $\theta_{JA}$ (oC/W) DC Supply Voltage, V $_{\rm CC}$ ..... -0.5V to 7V Thermal Resistance (Typical, Note 3) DC Input Diode Current, I<sub>IK</sub> For $V_1 < -0.5V$ or $V_1 > V_{CC} + 0.5V$ .....±20mA SOIC Package..... DC Output Diode Current, IOK Maximum Storage Temperature Range .....-65°C to 150°C DC Output Source or Sink Current per Output Pin, IO Maximum Lead Temperature (Soldering 10s).....300°C For $V_O > -0.5V$ or $V_O < V_{CC} + 0.5V$ ......±25mA (SOIC - Lead Tips Only) **Operating Conditions** Supply Voltage Range, $V_{CC}$ HC Types ......2V to 6V DC Input or Output Voltage, V<sub>I</sub>, V<sub>O</sub> ...................... 0V to V<sub>CC</sub> Input Rise and Fall Time CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 3. $\theta_{\mbox{\scriptsize JA}}$ is measured with the component mounted on an evaluation PC board in free air. #### **DC Electrical Specifications** | | | | ST<br>ITIONS | · I I | | 25°C | | -40°C T | O 85°C | -55°C T | O 125°C | | | | | | | | |-----------------------|-----------------|--------------------|---------------------|---------------------|---------|------|------|---------|--------|---------|---------|-------|------|-----|-----|-----|---|---| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | | | | | | | HC TYPES | | | | | | | | | | | | | | | | | | | | High Level Input | V <sub>IH</sub> | - | | 2 | 1.5 | - | - | 1.5 | - | 1.5 | - | ٧ | | | | | | | | Voltage | | | | 4.5 | 3.15 | - | - | 3.15 | - | 3.15 | - | ٧ | | | | | | | | | | | | 6 | 4.2 | - | - | 4.2 | - | 4.2 | - | ٧ | | | | | | | | Low Level Input | V <sub>IL</sub> | - | - | 2 | - | - | 0.5 | - | 0.5 | - | 0.5 | ٧ | | | | | | | | Voltage | | | | 4.5 | - | - | 1.35 | - | 1.35 | - | 1.35 | ٧ | | | | | | | | | | | | 6 | - | - | 1.8 | - | 1.8 | - | 1.8 | ٧ | | | | | | | | High Level Output | V <sub>OH</sub> | V <sub>IH</sub> or | -0.02 | 2 | 1.9 | - | - | 1.9 | = | 1.9 | - | ٧ | | | | | | | | Voltage<br>CMOS Loads | | V <sub>IL</sub> | VIL | VIL. | VIL<br> | VIL. | VIL | VIL | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | ٧ | | | | | -0.02 | 6 | 5.9 | - | - | 5.9 | - | 5.9 | - | ٧ | | | | | | | | High Level Output | ] | | | | | | | -4 | 4.5 | 3.98 | - | - | 3.84 | = | 3.7 | - | ٧ | | | Voltage<br>TTL Loads | | | -5.2 | 6 | 5.48 | - | - | 5.34 | - | 5.2 | - | ٧ | | | | | | | | Low Level Output | V <sub>OL</sub> | V <sub>IH</sub> or | 0.02 | 2 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | | | | | | | Voltage<br>CMOS Loads | | $V_{IL}$ | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | | | | | | | | | | 0.02 | 6 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | | | | | | | Low Level Output | ] | | 4 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | | | | | | | Voltage<br>TTL Loads | | | 5.2 | 6 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | | | | | | ### DC Electrical Specifications (Continued) | | | | ST<br>ITIONS | | | 25°C | | -40°C T | O 85°C | -55°C T | O 125°C | | |----------------------------------------------------------------------------------|------------------|---------------------------------------|---------------------|---------------------|------|------|------|---------|--------|---------|---------|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | Input Leakage<br>Current | II | V <sub>CC</sub> or<br>GND | - | 6 | - | - | ±0.1 | - | ±1 | - | ±1 | μА | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | 0 | 6 | - | - | 8 | - | 80 | - | 160 | μА | | HCT TYPES | • | | • | | | | | | | | | | | High Level Input<br>Voltage | V <sub>IH</sub> | - | - | 4.5 to<br>5.5 | 2 | - | - | 2 | - | 2 | - | V | | Low Level Input<br>Voltage | V <sub>IL</sub> | - | - | 4.5 to<br>5.5 | - | - | 0.8 | - | 0.8 | - | 0.8 | V | | High Level Output<br>Voltage<br>CMOS Loads | V <sub>ОН</sub> | V <sub>IH</sub> or<br>V <sub>IL</sub> | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | High Level Output<br>Voltage<br>TTL Loads | | | -4 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | V | | Low Level Output<br>Voltage<br>CMOS Loads | V <sub>OL</sub> | V <sub>IH</sub> or<br>V <sub>IL</sub> | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Low Level Output<br>Voltage<br>TTL Loads | | | 4 | 4.5 | - | - | 0.26 | . ( | 0.33 | - | 0.4 | V | | Input Leakage<br>Current | I <sub>I</sub> | V <sub>CC</sub> to<br>GND | 0 | 5.5 | - | - | ±0.1 | - | ±1 | - | ±1 | μА | | Quiescent Device<br>Current | I <sub>CC</sub> | V <sub>CC</sub> or<br>GND | 0 | 5.5 | - | - | 8 | - | 80 | - | 160 | μА | | Additional Quiescent<br>Device Current Per<br>Input Pin: 1 Unit Load<br>(Note 4) | Δl <sub>CC</sub> | V <sub>CC</sub><br>-2.1 | - | 4.5 to<br>5.5 | - | 100 | 360 | - | 450 | - | 490 | μА | #### NOTE: ### **HCT Input Loading Table** | INPUT | UNIT LOADS | |--------------------------|------------| | СР | 0.6 | | MR | 0.55 | | DSL, DSR, D <sub>n</sub> | 0.25 | | Sn | 1.10 | NOTE: Unit Load is $\Delta I_{CC}$ limit specified in DC Electrical Specifications table, e.g. 360 $\mu$ A max at 25 $^{o}$ C. <sup>4.</sup> For dual-supply systems theoretical worst case ( $V_I = 2.4V$ , $V_{CC} = 5.5V$ ) specification is 1.8mA. ### **Prerequisite For Switching Function** | | | TEST | | 25 | °С | -40°C 1 | O 85°C | -55°C T | O 125°C | | |------------------------------------------|------------------|------------|---------------------|-----|-----|---------|--------|---------|---------|-------| | PARAMETER | SYMBOL | CONDITIONS | V <sub>CC</sub> (V) | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | HC TYPES | | | | | • | • | | | • | | | Max. Clock Frequency | f <sub>MAX</sub> | - | 2 | 6 | - | 5 | - | 4 | - | MHz | | (Figure 1) | | | 4.5 | 30 | - | 24 | - | 20 | - | MHz | | | | | 6 | 35 | - | 28 | - | 23 | - | MHz | | MR Pulse Width | t <sub>W</sub> | - | 2 | 80 | - | 100 | - | 120 | - | ns | | (Figure 2) | | | 4.5 | 16 | - | 20 | - | 24 | - | ns | | | | | 6 | 14 | - | 17 | - | 20 | - | ns | | Clock Pulse Width | t <sub>W</sub> | - | 2 | 80 | - | 100 | - | 120 | - | ns | | (Figure 1) | | | 4.5 | 16 | - | 20 | - | 24 | - | ns | | | | | 6 | 14 | - | 17 | - | 20 | - | ns | | Set-up Time | t <sub>SU</sub> | - | 2 | 70 | - | 90 | - | 105 | - | ns | | Data to Clock (Figure 3) | | | 4.5 | 14 | - | 18 | - | 21 | - | ns | | | | | 6 | 12 | - | 15 | - | 19 | - | ns | | Removal Time, | t <sub>REM</sub> | - | 2 | 60 | - | 75 | - | 90 | - | ns | | MR to Clock (Figure 2) | | | 4.5 | 12 | - | 15 | - | 18 | - | ns | | | | | 6 | 10 | - | 13 | - | 15 | - | ns | | Set-Up Time | tsu | | 2 | 80 | - | 100 | - | 120 | - | ns | | S1, S0 to Clock (Figure 4) | | | 4.5 | 16 | - | 20 | - | 24 | - | ns | | | | | 6 | 14 | - | 17 | - | 20 | - | ns | | Set-up Time | tsu | - | 2 | 70 | - | 90 | - | 105 | - | ns | | DSL, DSR to Clock (Figure 4) | | | 4.5 | 14 | - | 18 | - | 21 | - | ns | | | | | 6 | 12 | - | 15 | - | 18 | - | ns | | Hold Time | t <sub>H</sub> | - | 2 | 0 | - | 0 | - | 0 | - | ns | | S1, S0 to Clock (Figure 4 | | | 4.5 | 0 | - | 0 | - | 0 | - | ns | | | | | 6 | 0 | - | 0 | - | 0 | - | ns | | Hold Time | t <sub>H</sub> | - | 2 | 0 | - | 0 | - | 0 | - | ns | | Data to Clock (Figure 3) | | | 4.5 | 0 | - | 0 | - | 0 | - | ns | | | | | 6 | 0 | - | 0 | - | 0 | - | ns | | HCT TYPES | | | | | | | | | | | | Max. Clock Frequency (Figure 1) | f <sub>MAX</sub> | - | 4.5 | 27 | - | 22 | - | 18 | - | MHz | | MR Pulse Width (Figure 2) | t <sub>W</sub> | - | 4.5 | 16 | - | 20 | - | 24 | - | ns | | Clock Pulse Width (Figure 1) | t <sub>W</sub> | - | 4.5 | 16 | - | 20 | - | 24 | - | ns | | Set-up Time, Data to Clock<br>(Figure 3) | t <sub>SU</sub> | - | 4.5 | 14 | - | 18 | - | 21 | - | ns | | Removal Time MR to Clock (Figure 2) | <sup>t</sup> REM | - | 4.5 | 12 | - | 15 | - | 18 | - | ns | ### Prerequisite For Switching Function (Continued) | | | TEST | | 25 | °C | -40°C T | O 85°C | -55°C T | O 125°C | | |---------------------------------------------|-----------------|------------|---------------------|-----|-----|---------|--------|---------|---------|-------| | PARAMETER | SYMBOL | CONDITIONS | V <sub>CC</sub> (V) | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | Set-up Time<br>S1, S0 to Clock (Figure 4) | ts∪ | - | 4.5 | 20 | - | 25 | - | 30 | - | ns | | Set-up Time<br>DSL, DSR to Clock (Figure 4) | t <sub>SU</sub> | - | 4.5 | 14 | - | 18 | - | 21 | - | ns | | Hold Time<br>S1, S0 to Clock (Figure 4) | t <sub>H</sub> | - | 4.5 | 0 | - | 0 | - | 0 | - | ns | | Hold Time<br>Data to Clock (Figure 3) | t <sub>H</sub> | - | 4.5 | 0 | - | 0 | - | 0 | - | ns | #### **Switching Specifications** Input $t_r$ , $t_f = 6ns$ | | | TEST | v <sub>cc</sub> | 25 | °C | -40°C TO 85°C | -55°C TO 125°C | | |--------------------------------------------------|-------------------------------------|-----------------------|-----------------|-----|-----|---------------|----------------|-------| | PARAMETER | SYMBOL | CONDITIONS | (V) | TYP | MAX | MAX | MAX | UNITS | | HC TYPES | | | | • | | • | | | | Propagation Delay, | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | 175 | 220 | 265 | ns | | Clock to Output (Figure 1) | | | 4.5 | - | 35 | 44 | 53 | ns | | | | | 6 | - | 30 | 37 | 45 | ns | | Propagation Delay,<br>Clock to Q | t <sub>PLH</sub> , t <sub>PHL</sub> | - | 5 | 14 | - | - | - | ns | | Output Transition Time | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 2 | - | 75 | 95 | 110 | ns | | (Figure 1) | | | 4.5 | - | 15 | 19 | 22 | ns | | | | | 6 | | 13 | 16 | 19 | ns | | Propagation Delay, | t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | 140 | 175 | 210 | ns | | MR to Output (Figure 2) | | | 4.5 | - | 28 | 35 | 42 | ns | | | | | 6 | - | 24 | 30 | 36 | ns | | Input Capacitance | C <sub>IN</sub> | - | - | - | 10 | 10 | 10 | pF | | Maximum Clock Frequency | f <sub>MAX</sub> | - | 5 | 60 | - | - | - | MHz | | Power Dissipation<br>Capacitance (Notes 5, 6) | C <sub>PD</sub> | - | 5 | 55 | - | - | - | pF | | HCT TYPES | | | | | | | | | | Propagation Delay,<br>Clock to Output (Figure 1) | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | 37 | 46 | 56 | ns | | Propagation Delay,<br>Clock to Q | t <sub>PLH</sub> , t <sub>PHL</sub> | - | 5 | 15 | - | - | - | ns | | Output Transition Times (Figure 1) | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | 15 | 19 | 22 | ns | | Propagation Delay,<br>MR to Output (Figure 2) | t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | 40 | 50 | 60 | ns | | Input Capacitance | C <sub>IN</sub> | - | - | - | 10 | 10 | 10 | pF | | Maximum Clock Frequency | f <sub>MAX</sub> | - | 5 | 50 | - | - | - | MHz | | Power Dissipation<br>Capacitance (Notes 5, 6) | C <sub>PD</sub> | - | 5 | 60 | - | - | - | pF | ### NOTES: - 5. $C_{\mbox{PD}}$ is used to determine the dynamic power consumption, per gate. - 6. $P_D = V_{CC}^2 f_i + \sum (C_L V_{CC}^2)$ where $f_i = Input$ Frequency, $C_L = Output$ Load Capacitance, $V_{CC} = Supply$ Voltage. ### Test Circuits and Waveforms FIGURE 1. CLOCK PRE-REQUISITE TIMES AND PROPAGATION AND OUTPUT TRANSITION TIMES FIGURE 2. MASTER RESET PRE-REQUISITE TIMES AND PROPAGATION DELAYS FIGURE 3. DATA PRE-REQUISITE TIMES FIGURE 4. PARALLEL LOAD OR SHIFT-LEFT/SHIFT-RIGHT PRE-REQUISITE TIMES #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated